1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
|
/*
** Id: //Department/DaVinci/BRANCHES/MT6620_WIFI_DRIVER_V2_3/include/nic/hal.h#1
*/
/*! \file "hal.h"
\brief The declaration of hal functions
N/A
*/
/*
** Log: hal.h
**
** 03 19 2013 cp.wu
** [BORA00002227] [MT6630 Wi-Fi][Driver] Update for Makefile and HIFSYS modifications
** restore to max RX length = 16 because RTL has been configured to 16 instead of 64 in data sheet definition
**
** 03 18 2013 cp.wu
** [BORA00002227] [MT6630 Wi-Fi][Driver] Update for Makefile and HIFSYS modifications
** use RX default maximum length to 16 (max. 64)
**
** 01 22 2013 cm.chang
** [BORA00002149] [MT6630 Wi-Fi] Initial software development
** Remove compiling warning about print argument of long format
**
** 10 25 2012 cp.wu
** [BORA00002227] [MT6630 Wi-Fi][Driver] Update for Makefile and HIFSYS modifications
** sync with MT6630 HIFSYS update.
**
** 09 17 2012 cm.chang
** [BORA00002149] [MT6630 Wi-Fi] Initial software development
** Duplicate source from MT6620 v2.3 driver branch
** (Davinci label: MT6620_WIFI_Driver_V2_3_120913_1942_As_MT6630_Base)
*
* 04 01 2011 tsaiyuan.hsu
* [WCXRP00000615] [MT 6620 Wi-Fi][Driver] Fix klocwork issues
* fix the klocwork issues, 57500, 57501, 57502 and 57503.
*
* 03 21 2011 cp.wu
* [WCXRP00000540] [MT5931][Driver] Add eHPI8/eHPI16 support to Linux Glue Layer
* portability improvement
*
* 03 07 2011 terry.wu
* [WCXRP00000521] [MT6620 Wi-Fi][Driver] Remove non-standard debug message
* Toggle non-standard debug messages to comments.
*
* 11 08 2010 cp.wu
* [WCXRP00000166] [MT6620 Wi-Fi][Driver] use SDIO CMD52 for enabling/disabling interrupt to reduce transaction period
* change to use CMD52 for enabling/disabling interrupt to reduce SDIO transaction time
*
* 09 01 2010 cp.wu
* NULL
* move HIF CR initialization from where after sdioSetupCardFeature() to wlanAdapterStart()
*
* 07 08 2010 cp.wu
*
* [WPD00003833] [MT6620 and MT5931] Driver migration - move to new repository.
*
* 06 15 2010 cp.wu
* [WPD00003833][MT6620 and MT5931] Driver migration
* change zero-padding for TX port access to HAL.
*
* 06 06 2010 kevin.huang
* [WPD00003832][MT6620 5931] Create driver base
* [MT6620 5931] Create driver base
*
* 04 06 2010 cp.wu
* [WPD00001943]Create WiFi test driver framework on WinXP
* eliminate direct access for prGlueInfo->fgIsCardRemoved in non-glue layer
*
* 01 27 2010 cp.wu
* [WPD00001943]Create WiFi test driver framework on WinXP
* 1. eliminate improper variable in rHifInfo
* * * * 2. block TX/ordinary OID when RF test mode is engaged
* * * * 3. wait until firmware finish operation when entering into and leaving from RF test mode
* * * * 4. correct some HAL implementation
** \main\maintrunk.MT6620WiFiDriver_Prj\17 2009-12-16 18:02:26 GMT mtk02752
** include precomp.h
** \main\maintrunk.MT6620WiFiDriver_Prj\16 2009-12-10 16:43:16 GMT mtk02752
** code clean
** \main\maintrunk.MT6620WiFiDriver_Prj\15 2009-11-13 13:54:15 GMT mtk01084
** \main\maintrunk.MT6620WiFiDriver_Prj\14 2009-11-11 10:36:01 GMT mtk01084
** modify HAL functions
** \main\maintrunk.MT6620WiFiDriver_Prj\13 2009-11-09 22:56:28 GMT mtk01084
** modify HW access routines
** \main\maintrunk.MT6620WiFiDriver_Prj\12 2009-10-29 19:50:09 GMT mtk01084
** add new macro HAL_TX_PORT_WR
** \main\maintrunk.MT6620WiFiDriver_Prj\11 2009-10-23 16:08:10 GMT mtk01084
** \main\maintrunk.MT6620WiFiDriver_Prj\10 2009-10-13 21:58:50 GMT mtk01084
** update for new HW architecture design
** \main\maintrunk.MT6620WiFiDriver_Prj\9 2009-05-18 14:28:10 GMT mtk01084
** fix issue in HAL_DRIVER_OWN_BY_SDIO_CMD52()
** \main\maintrunk.MT6620WiFiDriver_Prj\8 2009-05-11 17:26:33 GMT mtk01084
** modify the bit definition to check driver own status
** \main\maintrunk.MT6620WiFiDriver_Prj\7 2009-04-28 10:30:22 GMT mtk01461
** Fix typo
** \main\maintrunk.MT6620WiFiDriver_Prj\6 2009-04-01 10:50:34 GMT mtk01461
** Redefine HAL_PORT_RD/WR macro for SW pre test
** \main\maintrunk.MT6620WiFiDriver_Prj\5 2009-03-24 09:46:49 GMT mtk01084
** fix LINT error
** \main\maintrunk.MT6620WiFiDriver_Prj\4 2009-03-23 16:53:38 GMT mtk01084
** add HAL_DRIVER_OWN_BY_SDIO_CMD52()
** \main\maintrunk.MT6620WiFiDriver_Prj\3 2009-03-18 20:53:13 GMT mtk01426
** Fixed lint warn
** \main\maintrunk.MT6620WiFiDriver_Prj\2 2009-03-10 20:16:20 GMT mtk01426
** Init for develop
**
*/
#ifndef _HAL_H
#define _HAL_H
/*******************************************************************************
* C O M P I L E R F L A G S
********************************************************************************
*/
/*******************************************************************************
* E X T E R N A L R E F E R E N C E S
********************************************************************************
*/
/*******************************************************************************
* C O N S T A N T S
********************************************************************************
*/
/*******************************************************************************
* D A T A T Y P E S
********************************************************************************
*/
/*******************************************************************************
* P U B L I C D A T A
********************************************************************************
*/
/*******************************************************************************
* P R I V A T E D A T A
********************************************************************************
*/
/*******************************************************************************
* M A C R O S
********************************************************************************
*/
/* Macros for flag operations for the Adapter structure */
#define HAL_SET_FLAG(_M, _F) ((_M)->u4HwFlags |= (_F))
#define HAL_CLEAR_FLAG(_M, _F) ((_M)->u4HwFlags &= ~(_F))
#define HAL_TEST_FLAG(_M, _F) ((_M)->u4HwFlags & (_F))
#define HAL_TEST_FLAGS(_M, _F) (((_M)->u4HwFlags & (_F)) == (_F))
#if defined(_HIF_SDIO)
#define HAL_MCR_RD(_prAdapter, _u4Offset, _pu4Value) \
do { \
if (HAL_TEST_FLAG(_prAdapter, ADAPTER_FLAG_HW_ERR) == FALSE) { \
if (_prAdapter->rAcpiState == ACPI_STATE_D3) { \
ASSERT(0); \
} \
if (kalDevRegRead(_prAdapter->prGlueInfo, _u4Offset, _pu4Value) == FALSE) {\
HAL_SET_FLAG(_prAdapter, ADAPTER_FLAG_HW_ERR); \
fgIsBusAccessFailed = TRUE; \
DBGLOG(HAL, ERROR, "HAL_MCR_RD access fail! 0x%lx: 0x%lx\n", \
(UINT_32) (_u4Offset), *((PUINT_32) (_pu4Value))); \
} \
} else { \
DBGLOG(HAL, WARN, "ignore HAL_MCR_RD access! 0x%lx\n", \
(UINT_32) (_u4Offset)); \
} \
} while (0)
#define HAL_MCR_WR(_prAdapter, _u4Offset, _u4Value) \
do { \
if (HAL_TEST_FLAG(_prAdapter, ADAPTER_FLAG_HW_ERR) == FALSE) { \
if (_prAdapter->rAcpiState == ACPI_STATE_D3) { \
ASSERT(0); \
} \
if (kalDevRegWrite(_prAdapter->prGlueInfo, _u4Offset, _u4Value) == FALSE) {\
HAL_SET_FLAG(_prAdapter, ADAPTER_FLAG_HW_ERR); \
fgIsBusAccessFailed = TRUE; \
DBGLOG(HAL, ERROR, "HAL_MCR_WR access fail! 0x%lx: 0x%lx\n", \
(UINT_32) (_u4Offset), (UINT_32) (_u4Value)); \
} \
} else { \
DBGLOG(HAL, WARN, "ignore HAL_MCR_WR access! 0x%lx: 0x%lx\n", \
(UINT_32) (_u4Offset), (UINT_32) (_u4Value)); \
} \
} while (0)
#define HAL_PORT_RD(_prAdapter, _u4Port, _u4Len, _pucBuf, _u4ValidBufSize) \
{ \
/*fgResult = FALSE; */\
if (_prAdapter->rAcpiState == ACPI_STATE_D3) { \
ASSERT(0); \
} \
if (HAL_TEST_FLAG(_prAdapter, ADAPTER_FLAG_HW_ERR) == FALSE) { \
UINT_32 i = 1; \
while (kalDevPortRead(_prAdapter->prGlueInfo, _u4Port, _u4Len, _pucBuf, _u4ValidBufSize) == FALSE) {\
if (i < 5) { \
i++; \
continue; \
} \
HAL_SET_FLAG(_prAdapter, ADAPTER_FLAG_HW_ERR); \
fgIsBusAccessFailed = TRUE; \
DBGLOG(HAL, ERROR, "HAL_PORT_RD access fail! 0x%lx\n", \
(UINT_32) (_u4Port)); \
glResetTrigger(_prAdapter); \
break; \
} \
} else { \
DBGLOG(HAL, WARN, "ignore HAL_PORT_RD access! 0x%lx\n", \
(UINT_32) (_u4Port)); \
} \
}
#define HAL_PORT_WR(_prAdapter, _u4Port, _u4Len, _pucBuf, _u4ValidBufSize) \
{ \
/*fgResult = FALSE; */\
if (_prAdapter->rAcpiState == ACPI_STATE_D3) { \
ASSERT(0); \
} \
if (HAL_TEST_FLAG(_prAdapter, ADAPTER_FLAG_HW_ERR) == FALSE) { \
UINT_32 i = 1; \
while (kalDevPortWrite(_prAdapter->prGlueInfo, _u4Port, _u4Len, _pucBuf, _u4ValidBufSize) == FALSE) {\
if (i < 5) { \
i++; \
continue; \
} \
HAL_SET_FLAG(_prAdapter, ADAPTER_FLAG_HW_ERR); \
fgIsBusAccessFailed = TRUE; \
DBGLOG(HAL, ERROR, "HAL_PORT_WR access fail! 0x%lx\n", \
(UINT_32) (_u4Port)); \
glResetTrigger(_prAdapter); \
break; \
} \
} else { \
DBGLOG(HAL, WARN, "ignore HAL_PORT_WR access! 0x%lx\n", \
(UINT_32) (_u4Port)); \
} \
}
#define HAL_BYTE_WR(_prAdapter, _u4Port, _ucBuf) \
{ \
if (_prAdapter->rAcpiState == ACPI_STATE_D3) { \
ASSERT(0); \
} \
if (HAL_TEST_FLAG(_prAdapter, ADAPTER_FLAG_HW_ERR) == FALSE) { \
if (kalDevWriteWithSdioCmd52(_prAdapter->prGlueInfo, _u4Port, _ucBuf) == FALSE) {\
HAL_SET_FLAG(_prAdapter, ADAPTER_FLAG_HW_ERR); \
fgIsBusAccessFailed = TRUE; \
DBGLOG(HAL, ERROR, "HAL_BYTE_WR access fail! 0x%lx\n", \
(UINT_32)(_u4Port)); \
} \
else { \
/* Todo:: Nothing*/ \
} \
} \
else { \
DBGLOG(HAL, WARN, "ignore HAL_BYTE_WR access! 0x%lx\n", \
(UINT_32) (_u4Port)); \
} \
}
#define HAL_DRIVER_OWN_BY_SDIO_CMD52(_prAdapter, _pfgDriverIsOwnReady) \
{ \
UINT_8 ucBuf = BIT(1); \
if (_prAdapter->rAcpiState == ACPI_STATE_D3) { \
ASSERT(0); \
} \
if (HAL_TEST_FLAG(_prAdapter, ADAPTER_FLAG_HW_ERR) == FALSE) { \
if (kalDevReadAfterWriteWithSdioCmd52(_prAdapter->prGlueInfo, MCR_WHLPCR_BYTE1, &ucBuf, 1) == FALSE) {\
HAL_SET_FLAG(_prAdapter, ADAPTER_FLAG_HW_ERR); \
fgIsBusAccessFailed = TRUE; \
DBGLOG(HAL, ERROR, "kalDevReadAfterWriteWithSdioCmd52 access fail!\n"); \
} \
else { \
*_pfgDriverIsOwnReady = (ucBuf & BIT(0)) ? TRUE : FALSE; \
} \
} else { \
DBGLOG(HAL, WARN, "ignore HAL_DRIVER_OWN_BY_SDIO_CMD52 access!\n"); \
} \
}
#else /* #if defined(_HIF_SDIO) */
#define HAL_MCR_RD(_prAdapter, _u4Offset, _pu4Value) \
{ \
if (_prAdapter->rAcpiState == ACPI_STATE_D3) { \
ASSERT(0); \
} \
kalDevRegRead(_prAdapter->prGlueInfo, _u4Offset, _pu4Value); \
}
#define HAL_MCR_WR(_prAdapter, _u4Offset, _u4Value) \
{ \
if (_prAdapter->rAcpiState == ACPI_STATE_D3) { \
ASSERT(0); \
} \
kalDevRegWrite(_prAdapter->prGlueInfo, _u4Offset, _u4Value); \
}
#define HAL_PORT_RD(_prAdapter, _u4Port, _u4Len, _pucBuf, _u4ValidBufSize) \
{ \
if (_prAdapter->rAcpiState == ACPI_STATE_D3) { \
ASSERT(0); \
} \
kalDevPortRead(_prAdapter->prGlueInfo, _u4Port, _u4Len, _pucBuf, _u4ValidBufSize); \
}
#define HAL_PORT_WR(_prAdapter, _u4Port, _u4Len, _pucBuf, _u4ValidBufSize) \
{ \
if (_prAdapter->rAcpiState == ACPI_STATE_D3) { \
ASSERT(0); \
} \
kalDevPortWrite(_prAdapter->prGlueInfo, _u4Port, _u4Len, _pucBuf, _u4ValidBufSize); \
}
#define HAL_BYTE_WR(_prAdapter, _u4Port, _ucBuf) \
{ \
if (_prAdapter->rAcpiState == ACPI_STATE_D3) { \
ASSERT(0); \
} \
kalDevWriteWithSdioCmd52(_prAdapter->prGlueInfo, _u4Port, _ucBuf); \
}
#endif /* #if defined(_HIF_SDIO) */
#define HAL_READ_RX_PORT(prAdapter, u4PortId, u4Len, pvBuf, _u4ValidBufSize) \
{ \
ASSERT(u4PortId < 2); \
HAL_PORT_RD(prAdapter, \
((u4PortId == 0) ? MCR_WRDR0 : MCR_WRDR1), \
u4Len, \
pvBuf, \
_u4ValidBufSize/*temp!!*//*4Kbyte*/) \
}
#define HAL_WRITE_TX_PORT(_prAdapter, _u4Len, _pucBuf, _u4ValidBufSize) \
{ \
if ((_u4ValidBufSize - _u4Len) >= sizeof(UINT_32)) { \
/* fill with single dword of zero as TX-aggregation termination */ \
*(PUINT_32) (&((_pucBuf)[ALIGN_4(_u4Len)])) = 0; \
} \
HAL_PORT_WR(_prAdapter, \
MCR_WTDR1, \
_u4Len, \
_pucBuf, \
_u4ValidBufSize/*temp!!*//*4KByte*/) \
}
/* The macro to read the given MCR several times to check if the wait
condition come true. */
#define HAL_MCR_RD_AND_WAIT(_pAdapter, _offset, _pReadValue, _waitCondition, _waitDelay, _waitCount, _status) \
{ \
UINT_32 count; \
(_status) = FALSE; \
for (count = 0; count < (_waitCount); count++) { \
HAL_MCR_RD((_pAdapter), (_offset), (_pReadValue)); \
if ((_waitCondition)) { \
(_status) = TRUE; \
break; \
} \
kalUdelay((_waitDelay)); \
} \
}
/* The macro to write 1 to a R/S bit and read it several times to check if the
command is done */
#define HAL_MCR_WR_AND_WAIT(_pAdapter, _offset, _writeValue, _busyMask, _waitDelay, _waitCount, _status) \
{ \
UINT_32 u4Temp; \
UINT_32 u4Count = _waitCount; \
(_status) = FALSE; \
HAL_MCR_WR((_pAdapter), (_offset), (_writeValue)); \
do { \
kalUdelay((_waitDelay)); \
HAL_MCR_RD((_pAdapter), (_offset), &u4Temp); \
if (!(u4Temp & (_busyMask))) { \
(_status) = TRUE; \
break; \
} \
u4Count--; \
} while (u4Count); \
}
#define HAL_GET_CHIP_ID_VER(_prAdapter, pu2ChipId, pu2Version) \
{ \
UINT_32 u4Value; \
HAL_MCR_RD(_prAdapter, \
MCR_WCIR, \
&u4Value); \
*pu2ChipId = (UINT_16)(u4Value & WCIR_CHIP_ID); \
*pu2Version = (UINT_16)(u4Value & WCIR_REVISION_ID) >> 16; \
}
#define HAL_WAIT_WIFI_FUNC_READY(_prAdapter) \
{ \
UINT_32 u4Value; \
UINT_32 i; \
for (i = 0; i < 100; i++) { \
HAL_MCR_RD(_prAdapter, \
MCR_WCIR, \
&u4Value); \
if (u4Value & WCIR_WLAN_READY) { \
break; \
} \
NdisMSleep(10); \
} \
}
#define HAL_INTR_DISABLE(_prAdapter) \
HAL_MCR_WR(_prAdapter, \
MCR_WHLPCR, \
WHLPCR_INT_EN_CLR)
#define HAL_INTR_ENABLE(_prAdapter) \
HAL_MCR_WR(_prAdapter, \
MCR_WHLPCR, \
WHLPCR_INT_EN_SET)
#define HAL_INTR_ENABLE_AND_LP_OWN_SET(_prAdapter) \
HAL_MCR_WR(_prAdapter, \
MCR_WHLPCR, \
(WHLPCR_INT_EN_SET | WHLPCR_FW_OWN_REQ_SET))
#define HAL_LP_OWN_SET(_prAdapter) \
HAL_MCR_WR(_prAdapter, \
MCR_WHLPCR, \
WHLPCR_FW_OWN_REQ_SET)
#define HAL_LP_OWN_CLR_OK(_prAdapter, _pfgResult) \
{ \
UINT_32 i; \
UINT_32 u4RegValue; \
UINT_32 u4LoopCnt = 2048 / 8; \
*_pfgResult = TRUE; \
/* Software get LP ownership */ \
HAL_MCR_WR(_prAdapter, \
MCR_WHLPCR, \
WHLPCR_FW_OWN_REQ_CLR) \
for (i = 0; i < u4LoopCnt; i++) { \
HAL_MCR_RD(_prAdapter, MCR_WHLPCR, &u4RegValue); \
if (u4RegValue & WHLPCR_IS_DRIVER_OWN) { \
break; \
} \
else { \
kalUdelay(8); \
} \
} \
if (i == u4LoopCnt) { \
*_pfgResult = FALSE; \
/*ERRORLOG(("LP cannot be own back (%ld)", u4LoopCnt));*/ \
/* check the time of LP instructions need to perform from Sleep to On */ \
/*ASSERT(0); */ \
} \
}
#define HAL_GET_ABNORMAL_INTERRUPT_REASON_CODE(_prAdapter, pu4AbnormalReason) \
{ \
HAL_MCR_RD(_prAdapter, \
MCR_WASR, \
pu4AbnormalReason); \
}
#define HAL_DISABLE_RX_ENHANCE_MODE(_prAdapter) \
{ \
UINT_32 u4Value; \
HAL_MCR_RD(_prAdapter, \
MCR_WHCR, \
&u4Value); \
HAL_MCR_WR(_prAdapter, \
MCR_WHCR, \
u4Value & ~WHCR_RX_ENHANCE_MODE_EN); \
}
#define HAL_ENABLE_RX_ENHANCE_MODE(_prAdapter) \
{ \
UINT_32 u4Value; \
HAL_MCR_RD(_prAdapter, \
MCR_WHCR, \
&u4Value); \
HAL_MCR_WR(_prAdapter, \
MCR_WHCR, \
u4Value | WHCR_RX_ENHANCE_MODE_EN); \
}
#define HAL_CFG_MAX_HIF_RX_LEN_NUM(_prAdapter, _ucNumOfRxLen) \
{ \
UINT_32 u4Value, ucNum; \
ucNum = ((_ucNumOfRxLen >= 16) ? 0 : _ucNumOfRxLen); \
u4Value = 0; \
HAL_MCR_RD(_prAdapter, \
MCR_WHCR, \
&u4Value); \
u4Value &= ~WHCR_MAX_HIF_RX_LEN_NUM; \
u4Value |= ((((UINT_32)ucNum) << WHCR_OFFSET_MAX_HIF_RX_LEN_NUM) & WHCR_MAX_HIF_RX_LEN_NUM); \
HAL_MCR_WR(_prAdapter, \
MCR_WHCR, \
u4Value); \
}
#define HAL_SET_INTR_STATUS_READ_CLEAR(prAdapter) \
{ \
UINT_32 u4Value; \
HAL_MCR_RD(prAdapter, \
MCR_WHCR, \
&u4Value); \
HAL_MCR_WR(prAdapter, \
MCR_WHCR, \
u4Value & ~WHCR_W_INT_CLR_CTRL); \
prAdapter->prGlueInfo->rHifInfo.fgIntReadClear = TRUE;\
}
#define HAL_SET_INTR_STATUS_WRITE_1_CLEAR(prAdapter) \
{ \
UINT_32 u4Value; \
HAL_MCR_RD(prAdapter, \
MCR_WHCR, \
&u4Value); \
HAL_MCR_WR(prAdapter, \
MCR_WHCR, \
u4Value | WHCR_W_INT_CLR_CTRL); \
prAdapter->prGlueInfo->rHifInfo.fgIntReadClear = FALSE;\
}
/* Note: enhance mode structure may also carried inside the buffer,
if the length of the buffer is long enough */
#define HAL_READ_INTR_STATUS(prAdapter, length, pvBuf) \
HAL_PORT_RD(prAdapter, \
MCR_WHISR, \
length, \
pvBuf, \
length)
#define HAL_READ_TX_RELEASED_COUNT(_prAdapter, au2TxReleaseCount) \
{ \
PUINT_32 pu4Value = (PUINT_32)au2TxReleaseCount; \
HAL_MCR_RD(_prAdapter, \
MCR_WTQCR0, \
&pu4Value[0]); \
HAL_MCR_RD(_prAdapter, \
MCR_WTQCR1, \
&pu4Value[1]); \
HAL_MCR_RD(_prAdapter, \
MCR_WTQCR2, \
&pu4Value[2]); \
HAL_MCR_RD(_prAdapter, \
MCR_WTQCR3, \
&pu4Value[3]); \
HAL_MCR_RD(_prAdapter, \
MCR_WTQCR4, \
&pu4Value[4]); \
HAL_MCR_RD(_prAdapter, \
MCR_WTQCR5, \
&pu4Value[5]); \
HAL_MCR_RD(_prAdapter, \
MCR_WTQCR6, \
&pu4Value[6]); \
HAL_MCR_RD(_prAdapter, \
MCR_WTQCR7, \
&pu4Value[7]); \
}
#define HAL_READ_RX_LENGTH(prAdapter, pu2Rx0Len, pu2Rx1Len) \
{ \
UINT_32 u4Value; \
u4Value = 0; \
HAL_MCR_RD(prAdapter, \
MCR_WRPLR, \
&u4Value); \
*pu2Rx0Len = (UINT_16)u4Value; \
*pu2Rx1Len = (UINT_16)(u4Value >> 16); \
}
#define HAL_GET_INTR_STATUS_FROM_ENHANCE_MODE_STRUCT(pvBuf, u2Len, pu4Status) \
{ \
PUINT_32 pu4Buf = (PUINT_32)pvBuf; \
*pu4Status = pu4Buf[0]; \
}
#define HAL_GET_TX_STATUS_FROM_ENHANCE_MODE_STRUCT(pvInBuf, pu4BufOut, u4LenBufOut) \
{ \
PUINT_32 pu4Buf = (PUINT_32)pvInBuf; \
ASSERT(u4LenBufOut >= 8); \
pu4BufOut[0] = pu4Buf[1]; \
pu4BufOut[1] = pu4Buf[2]; \
}
#define HAL_GET_RX_LENGTH_FROM_ENHANCE_MODE_STRUCT(pvInBuf, pu2Rx0Num, au2Rx0Len, pu2Rx1Num, au2Rx1Len) \
{ \
PUINT_32 pu4Buf = (PUINT_32)pvInBuf; \
ASSERT((sizeof(au2Rx0Len) / sizeof(UINT_16)) >= 16); \
ASSERT((sizeof(au2Rx1Len) / sizeof(UINT_16)) >= 16); \
*pu2Rx0Num = (UINT_16)pu4Buf[3]; \
*pu2Rx1Num = (UINT_16)(pu4Buf[3] >> 16); \
kalMemCopy(au2Rx0Len, &pu4Buf[4], 8); \
kalMemCopy(au2Rx1Len, &pu4Buf[12], 8); \
}
#define HAL_GET_MAILBOX_FROM_ENHANCE_MODE_STRUCT(pvInBuf, pu4Mailbox0, pu4Mailbox1) \
{ \
PUINT_32 pu4Buf = (PUINT_32)pvInBuf; \
*pu4Mailbox0 = (UINT_16)pu4Buf[21]; \
*pu4Mailbox1 = (UINT_16)pu4Buf[22]; \
}
#define HAL_IS_TX_DONE_INTR(u4IntrStatus) \
((u4IntrStatus & WHISR_TX_DONE_INT) ? TRUE : FALSE)
#define HAL_IS_RX_DONE_INTR(u4IntrStatus) \
((u4IntrStatus & (WHISR_RX0_DONE_INT | WHISR_RX1_DONE_INT)) ? TRUE : FALSE)
#define HAL_IS_ABNORMAL_INTR(u4IntrStatus) \
((u4IntrStatus & WHISR_ABNORMAL_INT) ? TRUE : FALSE)
#define HAL_IS_FW_OWNBACK_INTR(u4IntrStatus) \
((u4IntrStatus & WHISR_FW_OWN_BACK_INT) ? TRUE : FALSE)
#define HAL_PUT_MAILBOX(prAdapter, u4MboxId, u4Data) \
{ \
ASSERT(u4MboxId < 2); \
HAL_MCR_WR(prAdapter, \
((u4MboxId == 0) ? MCR_H2DSM0R : MCR_H2DSM1R), \
u4Data); \
}
#define HAL_GET_MAILBOX(prAdapter, u4MboxId, pu4Data) \
{ \
ASSERT(u4MboxId < 2); \
HAL_MCR_RD(prAdapter, \
((u4MboxId == 0) ? MCR_D2HRM0R : MCR_D2HRM1R), \
pu4Data); \
}
#define HAL_SET_MAILBOX_READ_CLEAR(prAdapter, fgEnableReadClear) \
{ \
UINT_32 u4Value; \
HAL_MCR_RD(prAdapter, MCR_WHCR, &u4Value);\
HAL_MCR_WR(prAdapter, MCR_WHCR, \
(fgEnableReadClear) ? \
(u4Value | WHCR_RECV_MAILBOX_RD_CLR_EN) : \
(u4Value & ~WHCR_RECV_MAILBOX_RD_CLR_EN)); \
prAdapter->prGlueInfo->rHifInfo.fgMbxReadClear = fgEnableReadClear;\
}
#define HAL_GET_MAILBOX_READ_CLEAR(prAdapter) (prAdapter->prGlueInfo->rHifInfo.fgMbxReadClear)
/*******************************************************************************
* F U N C T I O N D E C L A R A T I O N S
********************************************************************************
*/
/*******************************************************************************
* F U N C T I O N S
********************************************************************************
*/
#endif /* _HAL_H */
|